



## **Assignment 2**

- Implement in VHDL a sender and receiver stream cipher using 8-bit LFSR as key stream generator
- Implement one entity for the encryption and another for the decryption, to encrypt/decrypt 8 bits
- Simulate both entities together
- Create random words (8-bits) to be the transmitting data, and simulate the encryption, sending, decryption and data confirmation
- Use a single XOR gate as a cipher algorithm, to encrypt and decrypt data with the key stream



# **Stream Cipher diagram**





# **Stream Cipher diagram**





# LFSR (Linear Feedback Shift-Register)

- Pseudo-random generator
- Only specific feedback loops generate 2<sup>n</sup>-1 pseudorandom patterns (other loops are not used)
- May act as a key stream generator in cryptography
- A different seed will produce different patterns
- Two possible architectures: Linear or Modular



# LFSR (Linear Feedback Shift-Register) – Linear type (or Fibonacci)





# LFSR (Linear Feedback Shift-Register) – Modular type (or Galois)





# LFSR examples







## **LFSR – Primitive polynomial**

- The feedback loops that generate 2<sup>n</sup>-1 differente patterns
- Ex:  $x^4+x^1+1^0$  is a 4-bit LFSR with loops in FF 1 and 0

```
13:
                                         25:
1:
                  14:
                       12
                                         26:
3: 1
                                         27: 8 7 1 0
                  15:
                       5 3 2 0
4: 1
                  16:
                                         28:
                                                 0
5: 2 0
                                         29:
                  17:
                  18: 7 0
6: 1 0
                                             16 15 1
                                         30:
                       6 5 1 0
                  19:
                                         31:
                                                 0
                  20:
                                             28 27 1
9:
                  21:
                                             13
                                         33:
                                                 0
10: 3
                  22:
                                             15 14 1
                  23:
                                         35:
12: 7
                  24:
                                         36:
```



# **LFSR – Primitive polynomial**





# **LFSR – Primitive polynomial**

